# West Virginia University College of Engineering and Mineral Resources Lane Department of Computer Science and Electrical Engineering

# EE 791 – Data Converter Design 2 Fall 2014

# Class Info

Meeting Time:5:00-7:30pmLocation:ESB 201Prerequisites:EE 691W or permission by instructorCredit Hours:3 (Lecture)

Instructor Dr. David W. Graham dwgraham@mix.wvu.edu 945 ESB 304-293-9692

# Office Hours

10:00-11:00 MW, or by appointment

# Text

*Required Text* Selected handouts as distributed in class.

Recommended Text CMOS Analog Circuit Design, Second Edition Phillip Allen and Douglas Holberg Oxford University Press, 2002 ISBN: 0195116445

# Webpage

www.csee.wvu.edu/~dwgraham/classes/ee791d

#### **Course Description**

Design and analysis of data converters. This course is the second in a two-semester sequence. Various topologies of digital-to-analog and analog-to-digital converters are covered, along with a treatment of advanced mixed-signal integrated-circuit analysis and design. This course focuses particularly on design within a CMOS technology.

#### **Course Objectives**

The purpose of this course is to equip the student with the ability to design functional data converters. This is a project-based course that will require the student to use CAD tools, such as Matlab and Cadence, to design analog-to-digital converters and digital-to-analog converters. At the completion of the course, the student should be able to analyze and design both digital-to-analog and analog-to-digital converters as well as understand the metrics used to characterize their performance. Emphasis will be placed on preparing and implementing a design plan for large mixed-signal systems. Advanced mixed-signal design techniques, such as designing for low-noise applications or low-power applications, will also be introduced.

#### **Expected Learning Outcomes**

- 1. Ability to analyze and design data converters in CMOS technology.
- 2. Ability to analyze and critique publications in the field of data converters.
- 3. An understanding of the state of the art within the field of data converters.
- 4. Ability to formulate a design procedure and target specifications for circuit and system applications.
- 5. Ability to use standard analog circuit computer-aided design (CAD) tools to design digital-to-analog and analog-to-digital converters.

#### Attendance

Students are responsible for all material covered in class and any announcements made during class time (including changes to test dates, etc.). Please arrive at class on time and turn off your phones.

| Assessment                |         |              |              |              |         |
|---------------------------|---------|--------------|--------------|--------------|---------|
| Quizzes                   |         | 10%          |              |              |         |
| Oral and Written Synopses |         | 25%          |              |              |         |
| Mini-Projects             |         | 15%          |              |              |         |
| Final Project             |         | 40%          |              |              |         |
| Class Participation       |         | 10%          |              |              |         |
|                           |         |              |              |              |         |
| Grading                   | A ≥ 90% | 90 > B ≥ 80% | 80 > C ≥ 70% | 70 > D ≥ 60% | F < 60% |

#### Quizzes

Regular announced quizzes will be given in class to assess understanding of the material covered in class and in the reading assignments.

#### **Reading Assignments**

Regular reading assignments will be distributed. These reading assignments <u>must</u> be completed <u>before</u> coming to class, as they will be critical to the class discussion.

To ensure every student completes the reading assignment before class, a short synopsis of the reading must be turned in at the beginning of the class period in which they are due. Exact details of what is expected for these synopses will be distributed in class.

All students will be required to present a short overview of different reading assignments and lead the discussion on the merits and drawbacks of the circuits under study. Slides associated with these presentations are due at midnight the night BEFORE they will be discussed in class.

#### **Mini-Projects**

Several projects will be assigned to cover the major topics in the class. These projects will primarily be design-oriented and will make use of software packages such as Matlab, SPICE, and circuit layout tools (e.g. Cadence). Not all projects will be of equal value.

Project reports are due at the BEGINNING of class. Late project reports will be deducted by 10 points each twenty-four-hour period after the time in which it is due. Projects turned in after an associated project presentation will be subject to an *additional* 20 point deduction. Additionally, your reports must be turned in electronically via e-mail as well as in paper form. Paper reports *must* be stapled. Detailed directions about the project reports will be provided on the class website.

In addition to the written report, most projects will also require an oral presentation on the due date.

Many of the projects will be done with a partner, and you will turn in a combined report with your partner (you will both receive the same grade). You are *not* permitted to communicate with other groups as you work on these projects.

#### **Final Project**

The focus of this class is on the design of data converters. As a result, the Final Project will be a comprehensive design of either an analog-to-digital converter or a digital-to-analog converter. The students will work with the professor to choose a specific topology and appropriate specifications. The students will be required to create a testing plan for the converter along with milestones for the design. In-class design reviews will be conducted, and each student will be able to provide input into other students' designs. Full transistor simulation and layout will be done. A final presentation of the complete design, along with a detailed report, will be done in the regularly scheduled Final Exam period.

#### **Class Participation**

Student involvement in the class discussion is critical in this class. As a result, a portion of your grade will be based on how active you are in the class discussion (frequency and quality of comments/questions, etc.) as well as attendance at class. Please let me know well in advance if you will be unable to attend a given

class period, and this should only be for a university-excused absence; otherwise, failure to attend classes will adversely affect your grade.

#### Make-Up Policy

You are expected to attend all quizzes, design reviews, etc. at the scheduled time and location. If you will not be able to attend a class event for a legitimate reason (e.g. religious observance, attending a conference, etc.), let me know within the first week of the semester. Otherwise, you will not be permitted to make them up, unless there is documented proof of urgent medical care or an emergency. Any make up quizzes or projects that are granted may be given as oral examinations, at my discretion.

#### Honor Code and Academic Honesty Statement

All work you turn in must be completely your own unaided work. I will not tolerate cheating, copying, helping others, or harming others; these are strictly forbidden and are in violation of the university's academic honesty policy, as listed in the undergraduate/graduate catalogs. Plagiarism and any other forms of cheating will be severely penalized and may result in an F grade for the course or receive no credit for the specific test or exam or component of the course. Students are expected to exhibit the same level of professionalism and integrity that will distinguish them in their professional careers. Both the person who reproduced in whole or in any part from the work of others and the person who allowed the work to be copied will be penalized (including partners who turn in joint reports).

(Official University Statement) The integrity of the classes offered by any academic institution solidifies the foundation of its mission and cannot be sacrificed to expediency, ignorance, or blatant fraud. Therefore, I will enforce rigorous standards of academic integrity in all aspects and assignments of this course. For the detailed policy of West Virginia University regarding the definitions of acts considered to fall under academic dishonesty and possible ensuing sanctions, please see the Student Conduct Code at http://studentlife.wvu.edu/studentconductcode.html. Should you have any questions about possibly improper research citations or references, or any other activity that may be interpreted as an attempt at academic dishonesty, please see me *before* the assignment is due to discuss the matter.

#### **Social Justice and Disability Statement**

West Virginia University is committed to social justice. I concur with that commitment and expect to foster a nurturing learning environment, based upon open communication, mutual respect, and nondiscrimination. Our University does not discriminate on the basis of race, sex, age, disability, veteran status, religion, sexual orientation, color or national origin. Any suggestions as to how to further such a positive and open environment in this class will be appreciated and given serious consideration. If you are a person with a disability and anticipate needing any type of accommodation in order to participate in this class, please advise me and make appropriate arrangements with Disability Services (293-6700).

#### Disclaimer

The professor reserves the right to make changes in the syllabus. Any changes that are made will be in, what the professor deems, the best interests of the class.

#### Tentative Schedule

The following is a tentative schedule. The exact schedule, with associated reading assignments, will be kept up to date on the class website. Please complete all reading assignments BEFORE coming to class.

- Unit 1 Review of Data-Converter Topologies (3 weeks)
- Unit 2 Creation of Design Plans for Large-Scale Analog/Mixed-Signal Systems (2 weeks)
- Unit 3 Noise, Distortion, and Linearity (2 weeks)
- Unit 4 Low-Power and Low-Voltage Circuit Design (2 weeks)
- Unit 5 State-of-the-Art in Data-Converter Design (3 weeks)
- Unit 6 Recent Advances and Emerging Techniques in Data Converter Design (3 weeks)